### NMOS with Load

### Question 1

For the circuit below (enhancement Load Inverter), assume these parameters, MOSFET process parameter for  $M_L$  is  $K'_L = 5 \mu A/V^2$ ,  $(W/L)_L = 2$  and threshold voltage,  $V_{TNL} = 0.7V$ . MOSFET process parameter for  $M_X$  is  $K'_D = 25 \mu A/V^2$ ,  $(W/L)_D = 4$  and threshold voltage,  $V_{TND} = 0.7V$ .



| (a) | Assume $V_I = 5$ V. Find value of $V_0$ in volt. Find $I_D$ and Power Dissipation. |
|-----|------------------------------------------------------------------------------------|
|     | Verify the operating mode of $M_L$ and $M_X$ .                                     |

(b) What should be the value of  $V_I$  if we want  $M_L$  to operate in the triode region?

#### Solution:

$$\begin{array}{l} \text{(a)} \ V_{I} = 5 \\ V_{TNL} = 0.7 \\ V_{TND} = 0.7 \\ k_{L} = k'_{L} * (\frac{w_{L}}{2})_{L} = 10_{MAN^{2}} \\ k_{D} = k'_{D} * (\frac{w_{L}}{2})_{D} = 100_{MAN^{2}} \end{array}$$

For 
$$M_L \rightarrow V_{NDL} = \frac{1.8-7}{5-5} = 0 \angle V_{TNL}$$
  
 $\therefore M_L$  in Saturation (0.7)

For  $M_X \longrightarrow V_{ID}_X = V_I - V_0 = 5 - (small value)$ :-  $V_{ID}_X$  should be greater than  $V_{TND}_{(0.7)}$ 

:- Assume Mx in Triade.

$$k_{L} \left[ (V_{NSL} - V_{TNL})^{2} \right] = k_{D} \left[ 2 \left( V_{ASX} - V_{TND} \right) V_{DSX} - V_{DSX}^{2} \right]$$

$$(3) 10 \left[ 5 - V_{0} - 0.7 \right]^{2} = 100 \left[ 2 \left( 5 - 0.7 \right) V_{0} - V_{0}^{2} \right]$$

$$(4) V_{0} = \begin{cases} 8.399 \longrightarrow V_{0} + V_{DD} \\ 0.2001 \longrightarrow Ans \end{cases}$$

:. Power = 
$$I_D (V_{DD-O}) = (0.168 m_A) (5V)$$
  
=  $0.840 \text{ mW}$ 

Verify ML ->

VaoL = 5-5=0 < VTND

.. Me in Saturation

Verify Mx ->

Valx = 5 - Vo = 5-0.2001 = 4.8 v) VTMD

:. Mx in Triode.

b Fon M<sub>L</sub> →

Vadl = VDD - VDD = O < VTND

The Grate is connected to Drain.

:. ML cannot be in Triode mode.

Question 2

For the circuit below (Depletion Load NOR), assume these parameters, MOSFET process parameter for  $M_L$  is  $K'_L = 50 \ \mu A/V^2$ ,  $(W/L)_L = 2$  and threshold voltage,  $V_{TNL} = -0.6V$ . MOSFET process parameter for both  $M_X$  and  $M_Y$  is  $K'_D = 33.25 \ \mu A/V^2$ ,  $(W/L)_D = 4$  and threshold voltage,  $V_{TND} = 0.4V$ .

| (a) | Assume $V_X = V_Y = 1.8 \text{ V}$ . Find value of $V_0$ in volt. Find $I_{DX}$ , $I_{DY}$ , $I_{DL}$ and Power Dissipation. Verify the operating mode of $M_L$ . |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (b) | Now, assume $V_X = V_Y = 0.1 \text{ V}$ . Find value of $V_0$ , $I_{DX}$ , $I_{DY}$ , $I_{DL}$ .                                                                  |
| (c) | What should be the operating mode of $Mx$ and $My$ if $V_X = 1.8V$ and $V_Y = 0$ V? (Use logical reasoning, no need for calculation)                              |



#### Solution:



$$V_{TNL} = -0.6V$$

$$V_{TND} = 0.4V$$

$$k_D = k_0' * (W_T)_D$$

$$= 133 \mu A/V^2$$

$$k_L = k_L' * (W_T)_L$$

$$= 100 \mu A/V^2$$

$$\rightarrow 100 \left[0+0.6\right]^{2} = 2 \times 133 \left[2 \left(1.8-0.4\right) V_{0} - V_{0}^{2}\right]$$

:. 
$$I_{DL} = k_L \left[ V_{0.5L} - V_{TNL} \right]^2$$
  
=  $(100 \, \mu A) \left[ 0.6 \right]^2 = 3.6 \times 10^{-5} A$ 

: 
$$I_{DX} = I_{DY} = \frac{I_{DL}}{2} = [1.8 \times 10^{-5} A]$$

Verify 
$$M_L \rightarrow V_{UL} = V_{SL} = V_{O} = 0.0492V$$
  
 $V_{GDL} = 0.0492 - 1.8 < V_{TNL}$   
 $(-0.6V)$ 

# B Vx = Vy = 0.7 V

:. 
$$V_{GSX} = 0.7 - 0 = 0.1V \angle V_{TND} (0.4V)$$
  
 $V_{GSY} = 0.1 - 0 = 0.1V \angle V_{TND}$ 

: . Mx , My OFF.

$$\bigcirc$$
  $V_{x} = 1.8$  and  $V_{y} = 0V$ 

:. Vasy = 0 - 0 = OV < VTND (0.4V)
:- My off.

For  $M_X \rightarrow V_{45X} = 1.8 \rightarrow V_{TND}$  $M_X \rightarrow M_X \rightarrow M_X$ 

For NOR gate, if one input is high, output should be low.

:. Vabx = 1.8 - (small value)

:. VED X should be greater than VTND.

:, Mx should be in Triode region-

### Question 3

The enhancement-load NMOS NOR gate in the figure is biased at  $V_{DD}$  = 5.5 V. The transistor parameters are  $K_n$  = 0.2mA/V²,  $V_{TN1}$  = 0.4 V,  $V_{TN2}$  = 1 V,  $V_{TN\,L}$  = 0.9 V.



| (a) | Find the operating mode of the load NMOS transistor.                                                     |
|-----|----------------------------------------------------------------------------------------------------------|
| (b) | Find the value of $v_0$ in V and $I_{DL}$ , $I_{D1}$ , $I_{D2}$ in $mA$ for $v_1 = 5.5$ V, $v_2 = 5.5$ V |
| (c) | Find the operating mode of the transistor $\mathbf{M}_{D1}$ .                                            |

## Solution:

c) VDSD= 0.8153VZ 4.5V [+riode]

a) 
$$V_{DS} > V_{US} - V_{TH} \rightarrow V_{US} = V_{DSL}$$

[softwation] As,  $V_{DSL} > V_{DSL} - V_{TNL}$ ; ML always in saturation.

b)  $V_1 = V_2 = 5.5V$ 
 $I_{DL} = I_{D1} + I_{D2}$ 
 $\Rightarrow K_{N} (v_{USL} - V_{TNL})^2 = K_{N} \left[ 2 (V_{QSD_{1}} V_{TNQ}) V_{DSD_{1}} - V_{DSD_{2}} V_{DSD_{2}} - V_{DSD_{2}} V_{DSD_{2}} - V_{DSD_{2}} V_{DSD_{2}} - V_{DSD_{2}} V_{DSD_{2}} V_{DSD_{2}} - V_{DSD_{2}} V_{DSD$ 

### **CMOS** Logic

### Question 4

| (a) | Design a static CMOS logic circuit that implements the logic function $Y = (AB + C)D$        |
|-----|----------------------------------------------------------------------------------------------|
| (b) | Design a static CMOS logic circuit that implements the logic function $Y = (A+B)CD$          |
| (c) | Design a static CMOS logic circuit that implements the logic function $Y = F(AB + C(D + E))$ |

### Solution:





### Question 5

Design a CMOS logic circuit to implement the given compound gate in Figure below. First derive the logical expression of output Y and then design the CMOS network.



### Solution:

